Layout optimization of cascode RF SOI transistors | IEEE Conference Publication | IEEE Xplore