A 30 MHz DDS clock generator with sub-ns time domain interpolator and -50 dBc spurious level | IEEE Conference Publication | IEEE Xplore