A single-VDD half-clock-tolerant fine-grained dynamic voltage scaling pipeline | IEEE Conference Publication | IEEE Xplore