A 500-MHz high-speed, low-power ternary CAM design using selective match line sense amplifier in 65nm CMOS | IEEE Conference Publication | IEEE Xplore