Area-efficient check node unit architecture for single block-row quasi-cyclic LDPC codes | IEEE Conference Publication | IEEE Xplore