FPGA and SoC based VLSI architecture of reversible watermarking using rhombus interpolation by difference expansion | IEEE Conference Publication | IEEE Xplore