A 2.2–2.4 GHz self-aligned sub-harmonically injection-locked phase-locked loop using 65 nm CMOS process | IEEE Conference Publication | IEEE Xplore