Design and Implementation for Quadruple Precision Floating-Point Multiplier Based on FPGA with Lower Resource Occupancy | IEEE Conference Publication | IEEE Xplore