Loading [MathJax]/extensions/MathZoom.js
A 4.68Gb/s belief propagation polar decoder with bit-splitting register file | IEEE Conference Publication | IEEE Xplore

A 4.68Gb/s belief propagation polar decoder with bit-splitting register file


Abstract:

A 1.48mm2 1024-bit belief propagation polar decoder is designed in 65nm CMOS. A unidirectional processing reduces the memory size to 45Kb, and simplifies the processing e...Show More

Abstract:

A 1.48mm2 1024-bit belief propagation polar decoder is designed in 65nm CMOS. A unidirectional processing reduces the memory size to 45Kb, and simplifies the processing element. A double-column 1024-parallel architecture enables a 4.68Gb/s throughput. A bit-splitting latch-based register file accommodates logic in memory for an 85% density. The architecture and circuit techniques reduce the power to 478mW for an efficiency of 15.5pJ/b/iteration at 1.0V. At 475mV, the efficiency is improved to 3.6pJ/b/iteration for a throughput of 780Mb/s.
Date of Conference: 10-13 June 2014
Date Added to IEEE Xplore: 21 July 2014
ISBN Information:

ISSN Information:

Conference Location: Honolulu, HI, USA

Contact IEEE to Subscribe

References

References is not available for this document.