A high throughput configurable parallel encoder architecture for Quasi-Cyclic Low-Density Parity-Check Codes | IEEE Conference Publication | IEEE Xplore