A reduced-sample-rate 2–2–0 MASH-delta-sigma-pipeline ADC architecture | IEEE Conference Publication | IEEE Xplore