Design of a double AES processor | IEEE Conference Publication | IEEE Xplore