A semidigital dual delay-locked loop | IEEE Journals & Magazine | IEEE Xplore