New design on 2×VDD-tolerant power-rail ESD clamp circuit with low standby leakage in 65nm CMOS process | IEEE Conference Publication | IEEE Xplore