An N-channel graded-junction lateral diffused MOS transistor in 0.18μm low-power logic CMOS process | IEEE Conference Publication | IEEE Xplore