A novel 10 ps resolution TDC architecture implemented in a 130nm process FPGA | IEEE Conference Publication | IEEE Xplore