XOR evaluation for 4×4-bit array two-phase clocked adiabatic static CMOS logic multiplier | IEEE Conference Publication | IEEE Xplore