A low noise 32 bit-wide 256 M synchronous DRAM with column-decoded I/O line | IEEE Conference Publication | IEEE Xplore