Design and implementation of a 118 MHz 2D DCT processor | IEEE Conference Publication | IEEE Xplore