Enabling Double Patterning at the 32nm Node | IEEE Conference Publication | IEEE Xplore