Loading [MathJax]/extensions/MathMenu.js
Power Attack Resistant Efficient FPGA Architecture for Karatsuba Multiplier | IEEE Conference Publication | IEEE Xplore

Power Attack Resistant Efficient FPGA Architecture for Karatsuba Multiplier


Abstract:

The paper presents an architecture to implement Karatsuba Multiplier on an FPGA platform. Detailed analysis has been carried out on how existing algorithms utilize FPGA r...Show More

Abstract:

The paper presents an architecture to implement Karatsuba Multiplier on an FPGA platform. Detailed analysis has been carried out on how existing algorithms utilize FPGA resources. Based on the observations the work develops a hybrid technique which has a better area delay product compared to the known algorithms. The results have been practically demonstrated through a large number of experiments. Subsequently, the work develops a masking strategy to prevent power based side channel attacks on the multiplier. It has been found that the proposed masked Hybrid Karatsuba multiplier is more compact compared to existing designs.
Date of Conference: 04-08 January 2008
Date Added to IEEE Xplore: 12 February 2008
Print ISBN:0-7695-3083-4

ISSN Information:

Conference Location: Hyderabad, India

References

References is not available for this document.