Architecture of an Efficient Area and Flexible Multi-CODEC Processor | IEEE Conference Publication | IEEE Xplore