Power efficient architecture for (3,6)-regular low-density parity-check code decoder | IEEE Conference Publication | IEEE Xplore