Design and modeling challenges for DDR II memory subsystems | IEEE Conference Publication | IEEE Xplore