A Transient-Enhanced Dual-Loop Low-Dropout Linear Regulator in 65-nm SOI CMOS With <1-μs Settling Time for 5G Applications | IEEE Conference Publication | IEEE Xplore