A 1.8-V GPIO With Design-Technology-Reliability Co-Optimization in Sub-3-nm GAA-NS Technology | IEEE Journals & Magazine | IEEE Xplore