Loading [MathJax]/extensions/MathMenu.js
A new 50-nm nMOSFET with side-gates for virtual source-drain extensions | IEEE Journals & Magazine | IEEE Xplore

A new 50-nm nMOSFET with side-gates for virtual source-drain extensions


Abstract:

We have proposed and fabricated a novel 50-nm nMOSFET with side-gates, which induce inversion layers for virtual source/drain extensions (SDE). The 50-nm nMOSFETs show ex...Show More

Abstract:

We have proposed and fabricated a novel 50-nm nMOSFET with side-gates, which induce inversion layers for virtual source/drain extensions (SDE). The 50-nm nMOSFETs show excellent suppression of the short channel effect and reasonable current drivability [subthreshold swing of 86 mV/decade, drain-induced barrier lowering (DIBL) of 112 mV, and maximum transconductance (g/sub m/) of 470 /spl mu/S//spl mu/m at V/sub D/=1.5 V], resulting from the ultra-shallow virtual SDE junction. Since both the main gate and the side-gate give good cut-off characteristics, a possible advantage of this structure in an application to multi-input NAND gates was investigated.
Published in: IEEE Transactions on Electron Devices ( Volume: 49, Issue: 10, October 2002)
Page(s): 1833 - 1835
Date of Publication: 31 October 2002

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.