Memory synthesis for low power ASIC design | IEEE Conference Publication | IEEE Xplore

Memory synthesis for low power ASIC design


Abstract:

In this paper we describe a multi-module, multiport memory design procedure that satisfies area and/or energy constraints. Our procedure consists of using ILP models and ...Show More

Abstract:

In this paper we describe a multi-module, multiport memory design procedure that satisfies area and/or energy constraints. Our procedure consists of using ILP models and heuristic-based algorithms to determine (a) the memory configuration with minimum area, given the energy bound, (b) the memory configuration with minimum energy, given the area bound, (c) array allocation such that the energy consumption is minimum for a given memory configuration (number of modules, size and number of ports per module). The results obtained by the heuristics match well with those obtained by the ILP methods.
Date of Conference: 08-08 August 2002
Date Added to IEEE Xplore: 07 November 2002
Print ISBN:0-7803-7363-4
Conference Location: Taipei, Taiwan

Contact IEEE to Subscribe

References

References is not available for this document.