A Memory Efficient Partially Parallel Decoder Architecture for Quasi-Cyclic LDPC Codes | IEEE Journals & Magazine | IEEE Xplore