A 600 MHz half-bit level pipelined accumulator-interleaved multiplier accumulator core | IEEE Conference Publication | IEEE Xplore