A 65 nm Gate-Level Pipelined Self-Synchronous FPGA for High Performance and Variation Robust Operation | IEEE Journals & Magazine | IEEE Xplore