Design-Stage Hardening of 65-nm CMOS Standard Cells Against Multiple Events | IEEE Journals & Magazine | IEEE Xplore