A reprogrammable computing platform for JPEG 2000 and H.264 SHD video coding | IEEE Conference Publication | IEEE Xplore

A reprogrammable computing platform for JPEG 2000 and H.264 SHD video coding


Abstract:

In this paper, the architecture of a DSP/FPGA based hardware platform is presented, which is conceived to leverage programmable logic processing power for high definition...Show More

Abstract:

In this paper, the architecture of a DSP/FPGA based hardware platform is presented, which is conceived to leverage programmable logic processing power for high definition video processing. The system is reconfigurable and scalable, since multiple boards may be parallelized to speed-up the most demanding tasks. JPEG 2000 and H.264, both at HD and Super HD (SHD) resolutions, have been simulated and their performance found on the embedded processing cores. The results show that real-time, or near real-time, encoding is viable, and the modularity of the architecture allows for parallelization and performance scalability.
Date of Conference: 28-29 October 2010
Date Added to IEEE Xplore: 13 December 2010
ISBN Information:

ISSN Information:

Conference Location: Scottsdale, AZ, USA

Contact IEEE to Subscribe

References

References is not available for this document.