Abstract:
The impact of surface and grain boundary scattering on the design of multi-level interconnect networks and their latency distributions is reported. For the 18-nm technolo...Show MoreMetadata
Abstract:
The impact of surface and grain boundary scattering on the design of multi-level interconnect networks and their latency distributions is reported. For the 18-nm technology node (year 2018), it is shown that, despite more than 4/spl times/ increase in resistivity of copper for minimum size interconnects, the increase in the number of metal levels is negligible (less than 6.7%), and interconnects that will be affected most are so short that their impact on the chip performance is inconsequential.
Date of Conference: 06-08 June 2005
Date Added to IEEE Xplore: 29 August 2005
Print ISBN:0-7803-8752-X