By Topic

Linking fabrication and parametric testing to VLSI design courses

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$33 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

1 Author(s)
R. Pearson ; Dept. of Microelectron. Eng., Rochester Inst. of Technol., NY, USA

The actual versus simulated performance of VLSI systems is dependent on the accuracy of the simulation model parameters and the soundness of the design rules used. Future process engineers must be schooled in VLSI design principles, while at the same time understanding the origin of the process based design rules and the statistical variation of device model parameters. This paper describes RIT's implementation of course work to meet these goals

Published in:

VLSI, 1995. Proceedings., Fifth Great Lakes Symposium on

Date of Conference:

16-18 Mar 1995