By Topic

Predicting noise and jitter in CMOS inverters

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

2 Author(s)
Figueiredo, M. ; Univ. de Aveiro, Aveiro ; Aguiar, Rui L.

Jitter in CMOS technologies depend on several physical and design parameters, which are expected to change with scaling. Also, some parameters will have to change (by the introduction of enhancement techniques) in order to meet the desired performance goals for each new generation. The impact of each one of these parameters is here evaluated in order to give some insight on the jitter generation, amplification and coupling phenomena in actual and future designs. The work is based on AMS (0.8 um and 0.35 um) and UMC (180 nm and 130 nm) models for high performance, minimum sized transistors. Also, data from ITRS has been used to predict jitter dependency on the various parameters in deep-submicron CMOS generations.

Published in:

Research in Microelectronics and Electronics Conference, 2007. PRIME 2007. Ph.D.

Date of Conference:

2-5 July 2007