Skip to Main Content
This paper presents an efficient BIST scheme with low power consumption for sequential circuits. The BIST structure is obtained by using a ghost-FSM. A multiobjective genetic algorithm (MOGA) is employed to optimize the twin criteria of BIST quality and power consumption of the resultant circuit simultaneously. The scheme ensures enhancement of fault coverage along with minimization of power overhead of the BISTed circuits. Experimental results on MCNC benchmarks confirm the effectiveness of the proposed scheme to produce circuits with improved fault efficiency along with lower power consumption.