Designing multiplier blocks with low logic depth | IEEE Conference Publication | IEEE Xplore