Cart (Loading....) | Create Account
Close category search window
 

Performance estimators for hardware/software co-design

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Theriault, L. ; Dept. des Sci. Appl., Univ. du Quebec, Chicoutimi, Que., Canada ; Auder, D. ; Savaria, Y.

This paper proposes hardware/software performance estimators (or metrics) allowing one to analyze the structure of applications written in ANSI C language. These metrics can determine, according to a target architecture, which basic blocks (loops or nested loops) of a gives application are worth embedding into hardware in order to increase the execution speed of the whole application. A FPGA-based reconfigurable system is targeted to implement these blocks

Published in:

Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on  (Volume:5 )

Date of Conference:

2001

Need Help?


IEEE Advancing Technology for Humanity About IEEE Xplore | Contact | Help | Terms of Use | Nondiscrimination Policy | Site Map | Privacy & Opting Out of Cookies

A not-for-profit organization, IEEE is the world's largest professional association for the advancement of technology.
© Copyright 2014 IEEE - All rights reserved. Use of this web site signifies your agreement to the terms and conditions.