By Topic

Switching noise analysis framework for high speed logic families

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

The purchase and pricing options are temporarily unavailable. Please try again later.
5 Author(s)
Delaurenti, M. ; VLSI Lab., Politecnico di Torino, Italy ; Graziano, M. ; Masera, G. ; Piccini, G.
more authors

Switching noise and ultra deep sub-micron designs is assuming increasing proportions due to decreased rise times, scaled features sizes and interconnect complexity. Moreover, to achieve higher frequencies the use of different logic families is explored, where contribution in terms of noise generation is not completely defined. In the paper we report some results from a detailed simulation sequence performed to define clearly the influence of technological parameters and of the use of different logic families with respect to noise generation. The aim is to use this information in a developing CAD tool for switching noise free placement

Published in:

VLSI Design, 2001. Fourteenth International Conference on

Date of Conference:

2001