By Topic

A global passive sampling technique for high-speed switched-capacitor time-interleaved ADCs

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

2 Author(s)
Gustavsson, M. ; Dept. of Electr. Eng., Linkoping Univ., Sweden ; Tan, N.N.

In this paper, we present a passive sampling technique for time-interleaved switched capacitor analog-to-digital converters (ADCs). The purpose of the proposed sampling technique is to reduce the effect of delay skews between the sample and hold (SCH) circuits in the parallel channels, which limits the performance at high signal frequencies. If designed properly, the circuit can reduce the delay-skew related distortion by 10-20 dB compared to an architecture without a global input S/H circuit. Since no op amp needs to work at the full speed of the ADC, the circuit is suitable for high-speed and consumes less power than an architecture with an active input S/H circuit

Published in:

Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on  (Volume:47 ,  Issue: 9 )