Multilevel hypergraph partitioning: applications in VLSI domain | IEEE Journals & Magazine | IEEE Xplore