By Topic

Design And Performance Of A Coherent Cache For Parallel Logic Programming Architectures

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Goto, A. ; Institute for New Generation Computer Technology (ICOT) ; Matsumoto, A. ; Tick, E.

First Page of the Article

Published in:

Computer Architecture, 1989. The 16th Annual International Symposium on

Date of Conference:

28 May-1 Jun 1989