Cart (Loading....) | Create Account
Close category search window
 

A 1-V 13-mW Single-Path Frequency-Translating \Delta \Sigma Modulator With 55-dB SNDR and 4-MHz Bandwidth at 225 MHz

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

The purchase and pricing options are temporarily unavailable. Please try again later.
2 Author(s)
Chopp, P.M. ; Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, QC, Canada ; Hamoui, A.A.

This paper presents a frequency-translating bandpass ΔΣ modulator that uses single-path mixing within the ΔΣ feedback loop to downconvert a 4-MHz signal band from IF1 = 225 MHz at the input to IF2 = 25 MHz at the output. The proposed ΔΣ modulator is designed with a sixth-order continuous-time loop filter and a 3-bit quantizer. The quantizer operates at a sampling frequency of 100 MHz, which is lower than IF1 and, therefore, reduces both the power consumption and the sensitivity to timing errors relative to a conventional bandpass ΔΣ modulator. Furthermore, the loop filter implements noise shaping primarily at IF 2, which reduces the sensitivity to coefficient variations. The prototype chip was fabricated in 65-nm CMOS with an active area of 0.55 mm2. It achieves an SNDR of 55 dB over a 4-MHz signal bandwidth, and consumes 13 mW from a 1-V power supply.

Published in:

Solid-State Circuits, IEEE Journal of  (Volume:48 ,  Issue: 2 )

Date of Publication:

Feb. 2013

Need Help?


IEEE Advancing Technology for Humanity About IEEE Xplore | Contact | Help | Terms of Use | Nondiscrimination Policy | Site Map | Privacy & Opting Out of Cookies

A not-for-profit organization, IEEE is the world's largest professional association for the advancement of technology.
© Copyright 2014 IEEE - All rights reserved. Use of this web site signifies your agreement to the terms and conditions.