Cart (Loading....) | Create Account
Close category search window
 

An in-sequence guaranteed space-memory-memory Clos-network architecture

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

4 Author(s)
Yupeng Tian ; Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China ; Xiaoping Zhang ; Menghan Li ; Haixiang Zhang

Out-of-sequence (OOS) is a problem faced by most multistage Clos-network switches. One classical three-stage Clos-network switch structure is to use round-robin to achieve load balancing at the first stage, then switch stage by stage at the latter two stages, using SAR (segments and reassemble) which has to deal with OOS. To address this problem, we propose Frame-based Fair Round-robin (FFRR) for the first stage. Theoretical analyses and simulation results show that FFRR achieves excellent performance - 100% throughput and low delay. Then we develop a three-stage Clos-network structure, which performs outstandingly without speedup.

Published in:

ICT Convergence (ICTC), 2012 International Conference on

Date of Conference:

15-17 Oct. 2012

Need Help?


IEEE Advancing Technology for Humanity About IEEE Xplore | Contact | Help | Terms of Use | Nondiscrimination Policy | Site Map | Privacy & Opting Out of Cookies

A not-for-profit organization, IEEE is the world's largest professional association for the advancement of technology.
© Copyright 2014 IEEE - All rights reserved. Use of this web site signifies your agreement to the terms and conditions.