By Topic

Considerations in choosing a microprogramable bit-sliced architecture

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

1 Author(s)
Reyling, George ; National Semiconductor Corporation

The currently available microprocessors can be grouped into three classes based on functional partitioning: (1) the multichip family, consisting of compatible CPU, memory, and I/O devices; (2) the single-chip CPU, designed for standard product memory and I/O devices; and (3) the multichip microprogrammable CPU, designed for standard product memory and I/O devices. The limitations and advantages of the first two categories are well understood, since products in this class have been available for over two years and have been the subject of an avalanche of microprocessor articles. The third category, however, has been available for less than a year, and until recently has only been available as a manufacturer-defined processor system (National Semiconductor's IMP series of microprocessors). However, the manufacturer-defined processor, while providing a desirable starting point for most users, has tended to obscure some of the design flexibility of the basic chip set. The decision by National Semiconductor to provide full support for development of custom configurations of its chip set, plus the fact that designs of architecturally similar chip sets have been carried out by several other semiconductor manufacturers (including AMI, Monolithic Memories, and Raytheon) warrants a review of the unique advantages and potential pitfalls of this architecture.

Published in:

Computer  (Volume:7 ,  Issue: 7 )