A High-Resolution (- RMS) 48-Channel Time-to-Digital Converter (TDC) Implemented in a Field Programmable Gate Array (FPGA) | IEEE Journals & Magazine | IEEE Xplore