Minimal Instruction Set AES Processor using Harvard Architecture | IEEE Conference Publication | IEEE Xplore