By Topic

Analysis of Power Consumption in Future High-Capacity Network Nodes

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

1 Author(s)
Aleksic, S. ; Inst. of Broadband Commun., Vienna Univ. of Technol., Vienna, Austria

Power consumption and the footprint of future network elements are expected to become the main limiting factors for scaling the current architectures and approaches to capacities of hundreds of terabits or even petabits per second. Since the underlying demand for network capacity can be satisfied only by contemporaneously increasing transmission bit rate, processing speed, and switching capacity, it unavoidably will lead to increased power consumption of network nodes. On the one hand, using optical switching fabrics could relax the limitations to some extent, but large optical buffers occupy larger areas and dissipate more power than electronic ones. On the other hand, electronic technology has made fast progress during the past decade regarding reduced feature size and decreased power consumption. It is expected that this trend will continue in the future. This paper addresses power consumption issues in future high-capacity switching and routing elements and examines different architectures based on both pure packet-switched and pure circuit-switched designs by assuming either all-electronic or all-optical implementation, which can be seen as upper and lower bounds regarding power consumption. The total power consumption of a realistic and appropriate technology for future high-performance core network nodes would probably lie somewhere between those two extreme cases. Our results show that implementation in optics is generally more power efficient; especially circuit-switched architectures have a low power consumption. When taking into account possible future developments of Si CMOS technology, even very large electronic packet routers having capacities of more than hundreds of terabits per second seem to be feasible. Because circuit switching is more power efficient and easier to implement in optics than pure packet switching, the scalability limitation due to increased power consumption could be considerably relaxed when a kind of dynamic optical circuit switc- hing is used within the core network together with an efficient flow aggregation at edge nodes.

Published in:

Optical Communications and Networking, IEEE/OSA Journal of  (Volume:1 ,  Issue: 3 )