Cart (Loading....) | Create Account
Close category search window
 

Efficient multisine testing of analog circuits

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

4 Author(s)
Nagi, N. ; LogicVision, San Jose, CA, USA ; Chatterjee, A. ; Balivada, A. ; Abraham, J.A.

An efficient method has been developed for generating test waveforms for linear analog circuits which minimize the test effort and maximize the test confidence. The method makes use of a fault-based automatic test pattern generator (ATPG) to generate a set of test frequencies. A successive gradient method is used to combine these individual sinusoidal signals in a way that maximizes the fault coverage. The compressed waveform can be stored on-chip and used for built-in test of analog circuits

Published in:

VLSI Design, 1995., Proceedings of the 8th International Conference on

Date of Conference:

4-7 Jan 1995

Need Help?


IEEE Advancing Technology for Humanity About IEEE Xplore | Contact | Help | Terms of Use | Nondiscrimination Policy | Site Map | Privacy & Opting Out of Cookies

A not-for-profit organization, IEEE is the world's largest professional association for the advancement of technology.
© Copyright 2014 IEEE - All rights reserved. Use of this web site signifies your agreement to the terms and conditions.